Download PDF version

Sometimes, we employ less number of engineering cycles and resources in designing, not because we intend to obtain a sustainable product, but rather because it is an obligation. 

Power factor correction is a great example of a circuit (or circuits) that does not facilitate size-, weight-, or power-optimizing goals, although it is probably a critical determinant of electromagnetic compatibility (EMC) and mitigates massive amounts of dissipated power generated by utility companies.

Apparent, Reactive, Active Power

Electrical power can be measured in Watts by multiplying voltage times current, but it is an accurate calculation of usable power only in purely resistive circuits.

When input current and voltage waveforms are misaligned or out of phase due to the reactance of an energy storage element (i.e., an inductive or capacitive load), then this simplistic relationship no longer holds. The effect of misaligned voltage and current waveforms is that the full amount of applied power (apparent power) cannot be delivered to the load as useable or active power, because some of the energy is recirculated or reflected into the supply (reactive power).

CIVIL

The figure below demonstrates this graphically and provides a nice mnemonic (CIVIL) for remembering the current/voltage lead or lag relationship based on the type of reactive element.

Inductive load

These concepts and their relationship are highlighted in the figure below both mathematically and graphically, in terms of a beer glass (the head on a beer does not “work”).

Apparent power vector diagram

What is Power Factor Correction (PFC)?

An ideal PF (1) can only be achieved when there is a phase angle of 0° between the voltage and current waveforms

Power factor (PF) is defined as the ratio of active power to apparent power (or cosine of the phase angle between the waveforms shown as ϕ in the figure above). Think of it as the percentage of available power that makes it to the load, which raises the following question: What happens to the rest of the power (1 – PF)? 

Physics tells if this “other” power is not going to the load, then it must go elsewhere, i.e., it is reflected into the supply and not used. An ideal PF (1) can only be achieved when there is a phase angle of 0° between the voltage and current waveforms, meaning all the supplied energy is used by the load and none of it is reflected into the supply. These concepts and their relationship are highlighted both mathematically and graphically, in terms of a beer glass (the head on a beer does not “work”).

PFC solutions

So, if the power factor is as close to one as possible, maximize the usage of the supplied power. Power factor correction (PFC) is the term given to circuits that realign the current and voltage waveforms to improve the power factor. 

PFC solutions can be either passive (e.g., adding inductance to counteract the effect of a mainly capacitive load) or active (using switching transistors to control the current waveforms).

minimum PF requirements

PFC solutions will mostly go against the cardinal value propositions of maximizing the size, weight, and power

Something to note is the motivation for PFC. Most electricity meters only measure the active power consumed and ignore the reactive power; however, the electricity utility provider must still supply enough headroom to cover the instantaneous power consumption, including the reactive elements. Therefore, minimum PF requirements are typically dictated by edict (e.g., rules and regulations) due to the pressure from utility providers to cut their electricity generation and transmission costs.

Otherwise, no manufacturer would opt to add cost (or even take a small, overall efficiency hit) to their power supply. PFC solutions will mostly go against the cardinal value propositions of maximizing the size, weight, and power (a.k.a. – SWaP) factors since a PFC front end takes up space and adds to the overall losses. So, in short, most engineers add it because they must, not because they want to!

PF Contribution to Harmonics

RECOM will get back to the question about where all the reactive power goes. The input voltage and current root-mean-square (RMS) waveforms are sinusoidal waveforms that can be represented as being comprised of an infinite series of periodic functions at harmonic frequencies of the fundamental (these harmonics are called the Fourier Series).

Even-numbered harmonics cancel out, so all this harmonic energy is seen at odd-numbered harmonics only.

THD

The majority will typically be seen at the third harmonic (i.e., the first odd harmonic after the fundamental) and it tends to decrease in the series. These harmonics distort the input voltage and current waveforms, the sum of which is known as total harmonic distortion (THD). 

A lower PF implies greater distortion on the input line, which is why use cases that may install many power supplies on the same input circuit have higher PF minimum rating requirements. 

Distorted Input Current Waveforms & Associated Harmonic Profile

radio frequencies (RF)

How far out in frequency to look will depend on fundamental frequency, but it may easily extend into radio frequencies (RF). Since this RF energy is emitted as conducted (back onto the line) and radiated (into space) electromagnetic energy, there are international standards/regulations governing compliance with electromagnetic energy emissions limitations at specific frequencies.

The table below summarizes some of these references and where they can be found. The majority focuses on electromagnetic compatibility/compliance (EMC) limits for electromagnetic interference (EMI), so one can look at the various frequency ranges and limits to understand what they are up against.

table 1

device under test

While a bit tangential, it should also be noted that the impact of RF emissions goes both ways. While most attention is put into ensuring EMC for the system or device under test (DUT), the DUT can also be susceptible to external RF from the environment.

An example of such susceptibility is the bombardment of high-energy radiation particles (typically from space), which drives designers to build immunity (e.g., radiation-hardened or “rad-hard”, in this example) into their designs and perform susceptibility testing as part of the qualification process.

Quick Overview of PFC Solutions

Directly using these energy storage elements on the input of a power supply is known as passive PFC

Capacitance causes the current waveform to lead the voltage waveform and vice versa for inductance, which means that we can use these elements to shift the phase angle in one direction or the other in pursuit of maximum PF.

Directly using these energy storage elements on the input of a power supply is known as passive PFC. Using elements with a semiconductor switch (essentially adding an extra switching power supply at the input) is known as active PFC.

Series inductor

The simplest form of passive PFC is adding a series inductor (a.k.a. – PFC choke) before the rectification stage of the power supply as shown in the figure below with the resulting waveform. While this is simple, its disadvantages include typically requiring a larger/heavier inductor, along with limiting the max achievable PF to ~0.7 (versus ~0.4 without any PFC).

Additionally, the PFC choke must be sized for a limited input voltage range, which is undesirable for supporting universal AC-input scenarios and again, driving a larger/heavier solution.

passive pfc

Active PFC solutions

Active PFC solutions mitigate most of the disadvantages just mentioned. The most common topology for active PFC is the boost (a.k.a. – step-up) converter.

Within this class of power conversion are a handful of topologies (i.e., discontinuous conduction mode or DCM, continuous conduction mode or CCM, and critical conduction mode or CrCM or boundary mode) for implementing active PFC, but a comprehensive overview of these is beyond the scope of this discussion.

boost converter

A boost converter will increase the voltage on the input capacitor and keep it charged across a wide range of input voltages, thus supporting universal AC compatibility. It will try to achieve unity PF by ensuring that the average input current through the PFC choke closely follows the input voltage via one of the topologies referenced above.

Each topology has its tradeoffs regarding SWaP factors and EMI impact. The figure below shows an example of an active PFC circuit driven by a dedicated controller with input and output voltage waveforms.

Active PFC circuit

active PFC

A more modern take on the active PFC takes advantage of a unique property of gallium nitride (GaN) switches, which lack a body diode (unlike silicon MOSFETs) used to form a rectifier bridge and thus enable a higher-efficiency PFC implementation.

This is known as a bridgeless PFC (a.k.a. totem-pole PFC), and an example circuit with its controller block is shown in the figure below, showing the difference between the GaN and Si switches.

Bridgeless PFC COntroller

advantages

A final consideration for PFC implementations is to take advantage of the benefits offered by multiphase power converters, such as reduced thermals and component stresses, by halving the current processed by each leg and combining the output out of phase with each other. A larger PFC (typically characterized/dominated by the magnetics) can be sized for half the full-rated current and interleaved in two equal phases.

 

An interleaved PFC circuit

Whether one is trying to maximize their EMC performance and/or ensure acceptable line quality on distributions with high numbers of units on a single input bus, PFC is more than a “nice-to-have” feature and should be given serious consideration as part of an overall power solution and deployment.

Download PDF version Download PDF version
  • Related companies
  • RECOM
  • View all news from
  • RECOM

In case you missed it

Karenann Terrell Joins Eaton Board, Boosting Digital Expertise
Karenann Terrell Joins Eaton Board, Boosting Digital Expertise

Intelligent power management company Eaton announces that Karenann Terrell has been elected to the company’s Board of Directors effective July 24, 2024. Terrell is the retir...

EPSRC Funds Cutting-Edge Semiconductor Research At Surrey
EPSRC Funds Cutting-Edge Semiconductor Research At Surrey

A brand-new 1.25 million volts (MV) implanter will spark cutting-edge research and innovation in semiconductor and quantum technologies, say scientists at the University of Surrey....

Eaton Recognized For Disability Inclusion Across Three Countries
Eaton Recognized For Disability Inclusion Across Three Countries

Intelligent power management company Eaton announced its commitment to inclusive strategies and programming for people with disabilities and has earned high scores on three Disabil...

vfd